3A, 1MHz, Step Down DC/DC Regulator ### **Features** - · Source/Sink 3A - Up to 1MHz Switches Frequency - Up to 94% Efficiency - Internal PMOS/NMOS Switches - 70mW/40mW On-Resistance at VIN = 4.5V - 90mW/60mW On-Resistance at VIN = 3V - ±1% Output Accuracy - 1.1V to VIN Adjustable Output Voltage - 3V to +5.5V Input Voltage Range - <1mA Shutdown Supply Current</p> - Programmable Constant-Off-Time Operation - Thermal Shutdown - Adjustable Soft-Start Inrush Current Limiting - Output Short-Circuit Protection - Lead Free and Green Devices Available (RoHS Compliant) ## **Applications** - Motherboard - Graphics Cards - Cable or DSL Modems, Set Top Boxes - DSP Supplies - Memory Supplies - 5V Input DC-DC Regulators - Distributed Power Supplies ### **General Description** The APW7093 is a reversible energy flow, constant-offtime, pulse-width modulated (PWM), step-down DC-DC converter. It is ideal for use in notebook and sub-notebook computers that require 1.1V to 5V active termination power supplies. This device features an internal PMOS power switch and internal synchronous rectifier for high efficiency and reduced component count. The internal $90m\Omega$ PMOS power switch and $60m\Omega$ NMOS synchronous-rectifier switch easily deliver continuous load currents up to 3A. The APW7093 accurately tracks an external reference voltage, produces an adjustable output from 1.1V to VIN, and achieves efficiencies as high as 94%. The APW7093 uses a unique current-mode, constantoff-time, PWM control scheme that allows the output to source or sink current. This feature allows energy to return to the input power supply that otherwise would be wasted. The programmable constant-off-time architecture sets switching frequencies up to 1MHz, allowing the user to optimize performance trade-offs between efficiency, output switching noise, component size, and cost. The APW7093 features an adjustable soft-start to limit surge currents during startup, a 100% duty-cycle mode for lowdropout operation, and a low-power shutdown mode that disables the power switches and reduces supply current below 1µA. The APW7093 is available in a 32-pin TQFN with an exposed backside pad or a 16-pin SSOP. ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders. ## **Pin Configuration** ### Ordering and Marking Information Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020C for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight). ## Absolute Maximum Ratings (Note 1) | Symbol | Parameter | Rating | Unit | |--------|--------------------------------|----------------|------| | Vcc | VCC to GND | -0.3 ~ +6 | V | | | IN to VCC | ±0.3 | V | | | GND to PGND | ±0.3 | V | | | SHDN,SS, FB, TOFF, VREF to GND | -0.3 ~ VCC+0.3 | V | ## **Absolute Maximum Ratings (Cont.)** (Note 1) | Symbol | Parameter | Rating | Unit | |------------------|--------------------------------------------------------------|----------------|------| | $V_{EXTREF}$ | EXTREF to GND | -0.3 ~ VIN-1.7 | V | | В | Power Dissipation; Part Mount on 1in2 of 1oz copper; TQFN-32 | 1.6 | W | | P <sub>D</sub> | Power Dissipation; Part Mount on 1in2 of 1oz copper; SSOP-16 | 1 | W | | | LX Current | -3.5 ~ +4.1 | А | | T <sub>A</sub> | Operating Temperature Range | -40 ~ +85 | °C | | TJ | Junction Temperature | +150 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65~+150 | °C | | T <sub>SDR</sub> | Maximum Lead Soldering Temperature,10 Seconds | 260 | °C | Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Recommend Operating Conditions** | Symbol | mbol Parameter | | Range | | | | |-------------------|---------------------------------------------------------------------------------------|------|-------|-----------------|------|--| | Symbol | Faidilletei | Min. | Тур. | Max. | Unit | | | V <sub>IN</sub> | Input Voltage Range | 3 | - | 5.5 | V | | | V <sub>OUT</sub> | Output Voltage Range (V <sub>EXTREF</sub> <= V <sub>IN</sub> -1.7V) | 1.1 | - | V <sub>IN</sub> | V | | | $C_OUT$ | Output Capacitor | 220 | 330 | - | μF | | | $C_{\text{IN}}$ | Input Capacitor (Low ESR) | 22 | 33 | - | μF | | | L | Inductor | 0.56 | 1 | - | μН | | | R <sub>TOFF</sub> | Programmed Off-Time Resistance(Refer to Application section for further Information.) | - | - | - | kΩ | | ### **Electrical Characteristics** $(V_{IN}=V_{CC}=3.3V,\ V_{EXTREF}=+1.1V,\ T_A=-45\ to\ +85^{\circ}C,\ unless\ otherwise\ noted,\ Typical\ values\ are\ at\ T_A=+25^{\circ}C).$ | 0 | Symbol | | Test Conditions | | | APW7093 | | | | |-----------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|-------|-------------------|------|--|--| | Symbol | Parameter | rest conditions | | Min. | Тур. | Max. | Unit | | | | V <sub>IN</sub> , V <sub>CC</sub> | Input Voltage | | | 3.0 | - | 5.5 | V | | | | | Feedback Voltage Accuracy<br>(VFB –VEXTREF) | V <sub>IN</sub> =V <sub>CC</sub> =+3.0V to +5.5V,<br>I <sub>LOAD</sub> =0,V <sub>EXTREF</sub> =1.25V <sup>(Note 2)</sup> | | -12 | - | +12 | mV | | | | $\Delta V_{FB}$ | Feedback Load Regulation Error | I <sub>LOAD</sub> =-3A to +3A, V <sub>EXTREF</sub> =+1.25V | | - | 20 | - | mV | | | | V <sub>EXTREF</sub> | External Reference Voltage Range | VIN=VCC=+3.0 to +5.5V | | V <sub>REF</sub> - 0.01 | - | V <sub>IN</sub> - | V | | | | $V_{REF}$ | Reference Voltage | | | 1.078 | 1.100 | 1.122 | V | | | | | Reference Load Regulation | I <sub>REF</sub> = -1μA to +10μA | | - | 0.3 | 2 | mV | | | | | DMOC Cuital On Basistanas | . 0.54 | V <sub>IN</sub> =+4.5V | - | 70 | 140 | 0 | | | | $R_{PMOS}$ | PMOS Switch On-Resistance | $I_{LX}=0.5A$ $V_{IN}=0.5A$ | V <sub>IN</sub> =+3.0V | - | 90 | 180 | mΩ | | | ## **Electrical Characteristics (Cont.)** $(V_{IN}=V_{CC}=3.3V,\ V_{EXTREF}=+1.1V,\ T_A=-45\ to\ +85^{\circ}C,\ unless\ otherwise\ noted,\ Typical\ values\ are\ at\ T_A=+25^{\circ}C).$ | | | Total Complitions | | | APW7093 | | | | |-----------------------|---------------------------------|--------------------------------------------|---------------------------------------------|--------|---------|------|------------------|--| | Symbol | Parameter | les | st Conditions | Min. | Тур. | Max. | Unit | | | | NMOS Switch On-Resistance | | $I_{LX}=0.5A$ $V_{IN}=+4.5V$ $V_{IN}=+3.0V$ | | 50 | 100 | | | | R <sub>NMOS</sub> | | I <sub>LX</sub> =0.5A | | | 60 | 120 | mΩ | | | I <sub>LIMIT</sub> | Current Limit Threshold | $V_{IN} > V_{LX}$ | · | 3.5 | 4.1 | 4.7 | Α | | | f <sub>SW</sub> | Switching Frequency | (Note3) | | - | - | 1 | MHz | | | Icc | | f <sub>SW</sub> =500kHz | | - | 1 | - | | | | I <sub>IN</sub> | No Load Supply Current | f <sub>SW</sub> =500kHz | | - | 32 | - | mA | | | I SHDN | Shutdown Supply Current | SHDN = GND | ), I <sub>CC</sub> + I <sub>IN</sub> | - | <1 | 15 | μА | | | | Thermal Shutdown Threshold | Hysteresis =1 | 15°C | - | 150 | - | °C | | | UVLO | Under Voltage Lockout Threshold | V <sub>CC</sub> falling, hysteresis = 90mV | | 2.5 | 2.6 | 2.7 | V | | | I <sub>FB</sub> | FB Input Current | V <sub>FB</sub> =V <sub>EXTREF</sub> +0.1V | | 0 | 60 | 250 | nA | | | | Off-Time | $R_{TOFF}=30.1k\Omega$ | | 0.40 | 0.44 | 0.48 | μs | | | T <sub>OFF</sub> | | $R_{TOFF}=110k\Omega$ | | 1.10 | 1.20 | 1.30 | | | | | | R <sub>TOFF</sub> =499kΩ | | 4.3 | 4.8 | 5.3 | | | | | Startup Off-Time | | | 4×TOFF | | | μs | | | T <sub>ON</sub> | On-Time | (Note 3) | | 0.34 | - | - | μs | | | I <sub>SS</sub> | SS Source Current | | | 4 | 5 | 6 | μА | | | I <sub>SS</sub> | SS Sink Current | V <sub>SS</sub> =1V | | 2 | - | - | μА | | | | SHDN Input Current | VSHDN =0, VO | cc | -1 | - | +1 | μА | | | V <sub>IL</sub> | | | | - | - | 0.8 | | | | V <sub>IH</sub> | SHDN Logic Levels | | | 2.0 | - | - | V | | | I <sub>OUT(RMS)</sub> | Maximum Output RMS Current | | | - | - | 3.1 | A <sub>RMS</sub> | | | V <sub>IL</sub> | - CUDAL | | | - | - | 0.8 | V | | | V <sub>IH</sub> | SHDN Logic Levels | | | 2.0 | - | - | , v | | | I <sub>OUT(RMS)</sub> | Maximum Output RMS Current | | | - | - | 3.1 | A <sub>RMS</sub> | | Note 2: The output voltage will have a DC-regulation level lower than the feedback error comparator threshold by 50% of the ripple. Note 3: Recommended operating frequency, not production tested. ## **Typical Operating Characteristics** (Circuit of Figure 2, $V_{OUT}$ = 1.25V, for $V_{IN}$ = 3.3V: L: 0.68 $\mu$ H, $R_{TOFF}$ = 68 $k\Omega$ ; for $V_{IN}$ = 5V: L=1 $\mu$ H, $T_{OFF}$ = 100 $k\Omega$ . $T_A$ = 25°C if not specially) ## **Typical Operating Characteristics (Cont.)** (Circuit of Figure 2, $V_{OUT}$ = 1.25V, for $V_{IN}$ = 3.3V: L: 0.68 $\mu$ H, $R_{TOFF}$ = 68 $k\Omega$ ; for $V_{IN}$ = 5V: L=1 $\mu$ H, $T_{OFF}$ = 100 $k\Omega$ . $T_A$ = 25°C if not specially) # ## **Typical Operating Characteristics (Cont.)** (Circuit of Figure 2, $V_{OUT}$ = 1.25V, for $V_{IN}$ = 3.3V: L: 0.68 $\mu$ H, $R_{TOFF}$ = 68 $k\Omega$ ; for $V_{IN}$ = 5V: L=1 $\mu$ H, $T_{OFF}$ = 100 $k\Omega$ . $T_A$ = 25°C if not specially) ### **Load Transient Response** ### **Line Transient Response** ### **Light Load Waveform** ### **Heavy Load Waveform** ## **Typical Operating Characteristics (Cont.)** (Circuit of Figure 2, $V_{OUT}$ = 1.25V, for $V_{IN}$ = 3.3V: L: 0.68 $\mu$ H, $R_{TOFF}$ = 68 $k\Omega$ ; for $V_{IN}$ = 5V: L=1 $\mu$ H, $T_{OFF}$ = 100 $k\Omega$ . $T_A$ = 25°C if not specially) ## **Pin Description** | | PIN | | | |------------|--------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO | <b>D</b> . | FUNCTION | | TQFN 5x5-2 | | SSOP-16 | | | N.C | 1,5,7,9,11,13,1<br>6,19,25,26,28,<br>30,32 | X | No Connection, Not internally connected. | | IN | 2,4 | 2,4 | Supply Voltage Input for the internal PMOS Power Switch. Not internally connected. Externally connect all pins for proper operation. | | LX | 3,21,22,27,29 | 3,14,16 | Inductor Connection. Connection for the drains of the PMOS power switch and NMOS synchronous-rectifier switch. Connect the inductor from this node to the output filter capacitor and load. Not internally connected. Externally connect all pins for proper operation. | | SS | 6 | 5 | Soft-Start Connect a capacitor from SS to GND to limit inrush current during start-up. | | EXTREF | 8 | 6 | External Reference Input Feedback input regulates to VEXTREF. The PWM controller remains off until EXTREF is greater than REF. | | TOFF | 10 | 7 | Off-Time Select Input. Sets the PMOS power switch constant-off-time. Connect a resistor from TOFF to GND to adjust the PMOS switch off-time. | | FB | 12 | 8 | Feedback Input. Connect directly to output for fixed-voltage operation or to a resistive-divider for adjustable operating modes. | | GND | 14,17,backsid<br>e pad, corner<br>tabs | 9 | Analog Ground. Connect exposed backside pad and corner tabs to analog GND. | | REF | 15 | 10 | Reference Output. Bypass REF to GND with a 0.1μF capacitor. | | GND | 17 | 11 | Tie to GND (pin 13 QFN; pin 9 SSOP) | | VCC | 18 | 12 | Analog Supply Voltage Input. Supplies internal analog circuitry. Bypass VCC with a $10\Omega$ and $1\mu F$ low-pass filter. See Figure2. | | PGND | 20,23,24 | 13,15 | Power Ground. Internally connected to the internal NMOS synchronous-rectifier switch. | | SHDN | 31 | 1 | Shutdown control Input Drive SHDN low to disable the reference, control circuitry, and internal MOSFETs. Drive high or connect to VCC for normal operation. | ## **Block Diagram** ## **Typical Application Circuit** FOR V $_{\text{IN}}$ =5V : L=1 $\mu$ H, RToff=100k $\Omega$ FOR V $_{\text{IN}}$ =3.3V : L=0.68 $\mu$ H, RToff=68k $\Omega$ ### **Function Description** The APW7093 synchronous, current-mode, constant-off-time, PWM DC-DC converter steps down input voltages of 3V to 5.5V to an adjustable output voltage from 1.1V to $V_{\rm IN}$ , as set by the voltage applied at EXTREF. It sources and sinks up 3A of output current. Internal switches composed of a 90mW PMOS power switch and a 60mW NMOS synchronous-rectifier switch improve efficiency, reduce component count, and eliminate the need for an external Schottky diode across the synchronous switch. The APW7093 operates in a constant-off-time mode under all loads. A single resistor-programmable constant-tradeoffs in efficiency, switching noise, component size, and cost. When power is drawn from a regulated supply, constant-off-time PWM architecture essentially provides constant-frequency operation. This architecture has the inherent advantage of quick response to line and load transients. The APW7093's current-mode, constant-off-time PWM architecture regulates the output voltage by changing the PMOS switch on-time relative to the constant-off-time. ### **Constant-Off-Time Operation** In the constant-off-time architecture, the FB voltage comparator turns the PMOS switch on at the end of each off-time, keeping the device in continuous-conduction mode. The PMOS switch remains on until the feedback voltage exceeds the external reference voltage ( $V_{\rm EXTREF}$ ) or the positive current limit is reached. When the PMOS switch turns off, it remains off for the programmed off-time ( $T_{\rm OFF}$ ). To control the current under short-circuit conditions, the PMOS switch remains off for approximately $4xT_{\rm OFF}$ when $V_{\rm FB} < V_{\rm EXTREF} / 4$ . ### **Synchronous Rectification** In a step-down regulator without synchronous rectification, an external Schottky diode provides a path for current to flow when the inductor is discharging. Replacing the Schottky diode with a low-resistance NMOS synchronous switch reduces conduction losses and improves efficiency. The NMOS synchronous-rectifier switch turns on following a short delay (typ. 20ns) after the PMOS power switch turns off, thus preventing cross-conduction or "shoot-through." In constant-off-time mode, the synchronous-rectifier switch turns off just prior to the PMOS power switch turning on. While both switches are off, inductor current flows through the internal body diode of the NMOS switch. ### **Current Sourcing and Sinking** By operating in a constant-off-time and pseudo-fixed-frequency mode, the APW7093 can both source and sink current. Depending on the output current requirement, the circuit operates in two modes. In the first mode, the output draws current and the APW7093 behaves as a regular buck controller, sourcing current to the output from the input supply rail. However, when the output is supplied by another source, the APW7093 operates in a second mode as a synchronous boost, taking power from the output and returning it to the input. #### **Thermal Resistance** Junction-to-ambient thermal resistance, $\theta_{JA}$ , is highly dependent on the amount of copper area immediately surrounding the IC leads. The APW7093 QFN package has 1 in square of copper area and a thermal resistance of 50°C/W with no forced airflow. The APW7093 16-pin SSOP evaluation kit has 0.5 in square of copper area and a thermal resistance of 80°C/W with no forced airflow. Airflow over the board significantly reduces the junction-to-ambient thermal resistance. For heat sinking purposes, it is essential to connect the exposed backside pad of the TQFN package to a large analog ground plane. ### **Shutdown** Drive SHDN to a logic-level low to place the APW7093 in low-power shutdown mode and reduce supply current less than $1\mu A$ . In shutdown, all circuitry and internal MOSFETs turn off, so the LX node becomes high impedance. Drive SHDN to a logic-level high or connect to VCC for normal operation. ### **Power Dissipation** Power dissipation in APW7093 is dominated by conduction losses in the two internal power switches. Power dissipation due to charging and discharging the gate capacitance of the internal switches (i.e., switching losses) is approximately: $$P_{D(CAP)} = C \times V_{IN}^2 \times f_{SW}$$ ## **Function Description (Cont.)** ### **Power Dissipation (Cont.)** where C = 500pF and fSW is the switching frequency. Resistive losses in the two power switches are approximated by: $$P_{D(RES)} = I_{OUT}^2 \times R_{PMOS}$$ where $R_{\text{PMOS}}$ is the on-resistance of the PMOS switch. The junction-to-ambient thermal resistance required to dissipate this amount of power is calculated by: $$\theta_{JA} = (T_{J,MAX} - T_{A,MAX}) / (P_{D(CAP)} + P_{D(RES)})$$ where: $\theta_{\text{\tiny JA}}$ = junction-to-ambient thermal resistance $T_{J,MAX}$ = maximum junction temperature T<sub>A.MAX</sub> = maximum ambient temperature ### **Application Information** For typical applications, use the recommended component values in Figure 2. For other applications, take the following steps: - Select the desired PWM-mode switching frequency. See Figure 3 for maximum operating frequency. - 2. Select the constant-off-time as a function of input voltage, output voltage, and switching frequency. Figure 3. Maximum Recommended Operation Frequency - 3. Select RTOFF as the function of off-time. - 4. Select the inductor as the function of output voltage, off-time, and peak-to-peak inductor current. ### **Setting the Output Voltage** An external voltage applied to the EXTREF pin sets the output voltage of the APW7093. This can come directly from another voltage source or external reference. When FB is directly tied to the output (Figure 4), the output voltage range is limited by the external reference's input voltage limits. $V_{\text{EXTREF}}$ should be limited less than $V_{\text{IN}}$ -1.7V. Failure to comply can cause the part to operate abnormally and may cause part damage. Alternatively, the output can be adjusted to $V_{\text{IN}}$ by connecting FB to a resistor-divider between the output voltage and the ground (Figure 5). Use $20 \text{k}\Omega$ for R1. R2 is given by: $$R2 = R1 \cdot \left( \frac{V_{OUT}}{V_{EXTREF}} - 1 \right)$$ Figure 4. Adjsting the Output Voltage using EXTREF $$R2 = R1 \cdot \left( \frac{V_{OUT}}{V_{EXTREF}} - 1 \right)$$ where $V_{EXTREF} = V_{REF} = 1.1V$ Figure 5. Adjsting the Output Voltage using FB ## Programming the Switching Frequency and Off-Time and On-Time The APW7093 features a programmable PWM-mode switching frequency, which is set by the input and output voltage and the value of $R_{\text{TOFF}}$ , connected from $T_{\text{OFF}}$ to the GND. $R_{\text{TOFF}}$ sets the PMOS power switch off-time in PWM mode. Use the following equation to select the off-time while sourcing current according to the desired switching frequency in PWM mode: $$T_{OFF} = \frac{\left(V_{IN} - V_{OUT} - V_{PMOS}\right)}{f_{SW}\left(V_{IN} - V_{PMOS} + V_{NMOS}\right)}$$ ## Application Information (Cont.) ## Programming the Switching Frequency and Off-Time and On-Time (Cont.) where: T<sub>OFF</sub> = the programmed off-time $V_{IN}$ = the input voltage V<sub>OUT</sub> = the output voltage $V_{PMOS}$ = the voltage drop across the internal PMOS power switch $|I_{OUT} X R_{PMOS}|$ $V_{\text{NMOS}}$ = the voltage drop across the internal NMOS synchronous-rectifier switch $|I_{\text{OUT}} X R_{\text{NMOS}}|$ fS<sub>w</sub> = switching frequency Make sure that T<sub>ON</sub> and T<sub>OFF</sub> are greater than 400ns when sourcing current. Select RTOFF according to the equation: $$R_{TOFF} = (T_{OFF} - 0.18\mu s) \times (109k\Omega/1.00\mu s)$$ Recommended values for RTOFF range from $24k\Omega$ to $410k\Omega$ for off-times of $0.4\mu s$ to $4\mu s$ . Usually, the switching frequency is set as high as possible, and the inductor value is reduced to minimize the energy transferred from inductor to capacitor during load-step recovery. The operating frequency of the APW7093 is determined primarily by $T_{OFF}$ (set by $R_{TOFF}$ ), $V_{IN}$ , and $V_{OUT}$ shown in the following equation: $$f_{SW} = \frac{\left(V_{IN} - V_{OUT} - V_{PMOS}\right)}{T_{OFF}\left(V_{IN} - V_{PMOS} + V_{NMOS}\right)}$$ However, as the output current increases, the voltage drop across the NMOS and PMOS switches increases and the voltage across the inductor decreases. This causes the frequency to drop. Assuming $R_{\text{PMOS}} = R_{\text{NMOS}}$ , the change in frequency can be approximated with the following equation: $$\Delta f_{SW} = \frac{-\Delta I_{OUT} \times R_{PMOS}}{V_{IN} \times T_{OFF}}$$ where $R_{\text{\tiny PMOS}}$ is the resistance of the internal MOSFETs (70m $\!\Omega$ typ). When sinking current, the switching frequency increases due to the on-resistances of the internal switches adding to the voltage across the inductor, reducing the on-time. Calculate TON when sinking current using the equation: $$\mathsf{T}_{\mathsf{ON}} = \mathsf{T}_{\mathsf{OFF}} \! \! \left( \frac{\mathsf{V}_{\mathsf{OUT}} - \mathsf{V}_{\mathsf{NMOS}}}{\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}} + \mathsf{V}_{\mathsf{PMOS}}} \right)$$ ### **Inductor Selection** The key inductor parameters must be specified: inductor value (L) and peak current ( $I_{PEAK}$ ). A lower value of inductor allows smaller size but results in higher losses and ripple. A good compromise between size and losses is found at approximately a 25% ripple current to load current ratio ( $\Delta I/I_{OUT} = 0.25$ ). $$L = \frac{V_{OUT} \times T_{OFF}}{I_{OUT} \times 0.25}$$ The peak inductor current at full load is calculated by: $$I_{PEAK} = I_{OUT} + \frac{V_{OUT} \times T_{OFF}}{2 \times L}$$ where $\boldsymbol{I}_{\text{OUT}}$ is the maximum source or sink current. Choose an inductor with a saturation current at least as high as the peak inductor current. Additionally, verify the peak inductor current while sourcing output current ( $I_{\text{OUT}} = I_{\text{SOURCE}}$ ) does not exceed the positive current limit. The inductor selecting should exhibit low losses at the chosen operating frequency. ### **Input Capacitor Selection** The input filter capacitor reduces peak currents and noise at the voltage source. A $22\mu F$ to $47\mu F$ capacitor may be required for higher power and dynamic loads. Low-ESR and low-ESL Tantalum or ceramic capacitor should be suitable. ### **Output Capacitor Selection** The output filter capacitor affects the output voltage ripple, output load-transient response, and feedback loop stability. The output filter capacitor must have low enough ESR to meet output ripple and load transient requirements, yet have high enough ESR to satisfy stability requirements. Also, the capacitance value must high enough to guarantee stability and absorb the inductor energy going from a full-load sourcing to full load sinking condition without exceeding the maximum output tolerance. In applications where the output is subject to large load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. ## Application Information(Cont.) ### **Output Capacitor Selection (Cont.)** $$R_{ESR} \leq \Delta V_{OUT} / \Delta I_{OUT(MAX)}$$ The actual microfarad capacitance value required is defined by the physical size needed to achieve low ESR, and by the chemistry of the capacitor technology. Thus, the capacitor is usually selected by ESR, size and voltage rating rather than by capacitance value. When using low-capacity filter capacitors such as ceramic or polymer types, capacitor size is usually determined by the capacity needed to prevent overshoot and undershoot from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising-load edge is no longer a problem. #### Soft-Start Soft-start allows a gradual increase of the internal current limit to reduce input surge currents at start-up and at exit from shutdown. A timing capacitor, $C_{\rm SS}$ , placed from SS to GND sets the rate at which the internal current limit is changed. Upon power-up, when the device comes out of under-voltage lockout (2.6V typ.) or after the SHDN pin is pulled high, a 4.7µA constant current source charges the soft-start capacitor and the voltage on SS increases. When the voltage on SS is less than approximately 0.7V, the current limit is set to zero. As the voltage increases from 0.7V to approximately $V_{\rm IN}$ , the current limit is adjusted from 0V to the current-limit threshold. The voltage across the soft-start capacitor changes with time according to the following equation: $$V_{SS} = \frac{4.7\mu A \times t}{C_{SS}}$$ The output current limit during soft-start varies with the voltage on the soft-start pin, SS, according to the following equation: $$I_{\text{LIIM(SS)}} = \frac{(V_{\text{SS}} - 0.7V)}{1.1V} \times I_{\text{LIMIT}}, Vss \le 1.8V$$ where I<sub>LIMIT</sub> is the current-limit threshold from the Electrical Characteristics. The constant-current source stops charging once the voltage across the soft-start capacitor reaches 1.8V. Figure 6. Soft-Start Current Limit ### **Input Source** The output of the APW7093 can accept current due to the reversible properties of the buck and the boost converter. When voltage at the output of the APW7093 (low-voltage port) exceeds or equals the output set voltage the flow of energy reverses, going from the output to the input (highvoltage port). If the input (high voltage port) is not connected to a low-impedance source capable of absorbing energy, the voltage at the input will rise. This voltage can violate the absolute maximum voltage at the input of the APW7093 and destroy the part. This occurs when sinking current because the topology acts as a boost converter, pumping energy from the low-voltage side (the output), to the high-voltage side (the input). The input (high-voltage side) voltage is limited only by the clamping effect of the voltage source connected there. To avoid this problem, make sure the input to the APW7093 is connected to a low impedance, two quadrant supply or that the load (excluding the APW7093) connected to that supply consumes more power than the amount being transferred from the APW7093 output to the input. ### **Current Limit and Short Circuit Protection** The APW7093 monitors sourcing and sinking current, and limits the maximum output current to prevent damaging during overload or short-circuit. ## Application Information(Cont.) ### **Circuit Layout and Grounding** Good layout is necessary to achieve the APW7093's intended output power level, high efficiency, and low noise. Good layout includes the use of ground planes, careful component placement, and correct routing of traces using appropriate trace widths. The following points are in order of decreasing importance: - Minimize switched-current and high-current ground loops. Connect the input capacitor's ground, the output capacitor's ground, and PGND close together. Split the ground connections. Use separate traces or planes for the PGND and GND and tie them together at a single point. - 2. The output capacitor should be placed close to the output terminals to obtain better smoothing effect on the output ripple. - Connect the input filter capacitor less than 5mm away from IN. The connecting copper trace carries large currents and must be at least 1mm wide, preferably 2.5mm. - 4.Place the LX node components as close together and as near to the device as possible. This reduces resistive and switching losses as well as noise. - 5. Ground planes are essential for optimum performance. In most applications, the circuit is located on a multilayer board and full use of the four or more layers is recommended. For heat dissipation, connect the exposed backside pad of the QFN package to a large analog ground plane, preferably on a surface of the board that receives good airflow. If the ground plane is located on the top layer, use the N.C. pins adjacent to the GND to lower thermal resistance to the ground plane. If the ground is located elsewhere, use several vias to lower thermal resistance. Typical applications use multiple ground planes to minimize thermal resistance. Avoid large AC currents through the analog ground plane. ## **Package Information** ### SSOP-16 | Ş | SSOP-16 | | | | | | |------------------------|-----------|-------|-------|-------|--|--| | SY<br>M<br>B<br>O<br>L | MILLIM | ETERS | INC | HES | | | | 2 | MIN. | MAX. | MIN. | MAX. | | | | Α | | 1.75 | | 0.069 | | | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | | | A2 | 1.24 | | 0.049 | | | | | b | 0.20 | 0.30 | 0.008 | 0.012 | | | | С | 0.15 | 0.25 | 0.006 | 0.010 | | | | D | 4.80 | 5.00 | 0.189 | 0.197 | | | | Е | 5.80 | 6.20 | 0.228 | 0.244 | | | | E1 | 3.80 | 4.00 | 0.150 | 0.157 | | | | е | 0.635 BSC | | 0.025 | BSC | | | | L | 0.40 | 1.27 | 0.016 | 0.050 | | | | h | 0.25 | 0.50 | 0.010 | 0.020 | | | | θ | 0° | 8° | 0° | 8° | | | Note: 1. Follow JEDEC MO-137 AB. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side. - 3. Dimension "E" does not include inter-lead flash or protrusions. Inter-lead flash and protrusions shall not exceed 10 mil per side. ## Package Information ### TQFN5x5-32 | Ş | | TQFN | 5x5-32 | | | |--------|----------|-------|-----------|-------|--| | SYMBOL | MILLIM | ETERS | INC | HES | | | 2 | MIN. | MAX. | MIN. | MAX. | | | Α | 0.70 | 0.80 | 0.028 | 0.031 | | | A1 | 0.00 | 0.05 | 0.000 | 0.002 | | | А3 | 0.20 | REF | 0.008 REF | | | | b | 0.18 | 0.30 | 0.007 | 0.012 | | | D | 4.90 | 5.10 | 0.193 | 0.201 | | | D2 | 3.50 | 3.80 | 0.138 | 0.150 | | | Е | 4.90 | 5.10 | 0.193 | 0.201 | | | E2 | 3.50 | 3.80 | 0.138 | 0.150 | | | е | 0.50 BSC | | 0.02 | 0 BSC | | | L | 0.35 | 0.45 | 0.014 | 0.018 | | | K | 0.20 | | 0.008 | | | Note: Followed JEDEC MO-220 WHHD-4. ## **Carrier Tape & Reel Dimensions** | Application | Α | Н | T1 | С | d | D | W | E1 | F | |-------------|--------------------|--------------------|--------------------|--------------------|----------|-------------------|--------------------|------------|--------------------| | | 330.0 ₤.00 | 50 MIN. | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 12.0 ±0.30 | 1.75 ±0.10 | 5.50 <b>±</b> 0.10 | | SSOP-16 | P0 | P1 | P2 | D0 | D1 | Т | A0 | В0 | K0 | | | 4.00 <b>±</b> 0.10 | 8.00 <b>£</b> 0.10 | 2.00 ±0.05 | 1.5+0.10<br>-0.00 | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.40 ±0.20 | 5.20 ±0.20 | 2.10 €0.20 | | Application | Α | Н | T1 | С | d | D | W | E1 | F | | | 330.0 ₤.00 | 50 MIN. | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 12.0 <u>±</u> 0.30 | 1.75 ±0.10 | 5.5 <b>±</b> 0.10 | | TQFN5x5-32 | P0 | P1 | P2 | D0 | D1 | Т | A0 | В0 | K0 | | | 4.0 ±0.10 | 8.0 <b>±</b> 0.10 | 2.0 ±0.10 | 1.5+0.10<br>-0.00 | 1.5 MIN. | 0.6+0.00<br>-0.40 | 5.30 ±0.20 | 5.30 ±0.20 | 1.30 ±0.20 | ## **Devices Per Unit** | Package Type | Unit | Quantity | |--------------|-------------|----------| | SSOP-16 | Tape & Reel | 2500 | | TQFN5x5-32 | Tape & Reel | 2500 | (mm) ## **Taping Direction Information** ### SSOP-16 ### TQFN 5x5-32 ## Reflow Condition (IR/Convection or VPR Reflow) ## **Reliability Test Program** | Test item | Method | Description | |---------------|---------------------|-------------------------------| | SOLDERABILITY | MIL-STD-883D-2003 | 245°C, 5 sec | | HOLT | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C | | PCT | JESD-22-B,A102 | 168 Hrs, 100%RH, 121°C | | TST | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles | | ESD | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V | | Latch-Up | JESD 78 | 10ms, 1 <sub>tr</sub> > 100mA | ### **Classification Reflow Profiles** | Profile Feature | Sn-Pb Eutectic Assembly | Pb-Free Assembly | |--------------------------------------------------------------------------------------|----------------------------------|----------------------------------| | Average ramp-up rate $(T_L \text{ to } T_P)$ | 3°C/second max. | 3°C/second max. | | Preheat - Temperature Min (Tsmin) - Temperature Max (Tsmax) - Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds | | Time maintained above: - Temperature (T <sub>L</sub> ) - Time (t <sub>L</sub> ) | 183°C<br>60-150 seconds | 217°C<br>60-150 seconds | | Peak/Classification Temperature (Tp) | See table 1 | See table 2 | | Time within 5°C of actual Peak Temperature (tp) | 10-30 seconds | 20-40 seconds | | Ramp-down Rate | 6°C/second max. | 6°C/second max. | | Time 25°C to Peak Temperature | 6 minutes max. | 8 minutes max. | Note: All temperatures refer to topside of the package. Measured on the body surface. ## **Classification Reflow Profiles (Cont.)** Table 1. SnPb Eutectic Process - Package Peak Reflow Temperatures | Package Thickness | Volume mm <sup>3</sup> <350 | Volume mm³<br><sup>3</sup> 350 | |-------------------|-----------------------------|--------------------------------| | <2.5 mm | 240 +0/-5°C | 225 +0/-5°C | | ≥2.5 mm | 225 +0/-5°C | 225 +0/-5°C | Table 2. Pb-free Process – Package Classification Reflow Temperatures | Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup> >2000 | |-------------------|--------------------------------|------------------------------------|------------------------------| | <1.6 mm | 260 +0°C* | 260 +0°C* | 260 +0°C* | | 1.6 mm – 2.5 mm | 260 +0°C* | 250 +0°C* | 245 +0°C* | | ≥2.5 mm | 250 +0°C* | 245 +0°C* | 245 +0°C* | <sup>\*</sup> Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level. ### **Customer Service** ### **Anpec Electronics Corp.** Head Office: No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050 Taipei Branch: 2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel: 886-2-2910-3838 Fax: 886-2-2917-3838